ISSN: 2088-8694 # Impact of Control Constraint on A Multi-Objective Buck Converter Design ## Cherif Larouci<sup>1</sup>, Kamal Ejjabraoui<sup>1</sup>, Pierre Lefranc<sup>2</sup>, Claude Marchand<sup>3</sup> <sup>1</sup>ESTACA engineering school, Control and system laboratory, France <sup>2</sup>SUPELEC engineering school, Energy Department, France <sup>3</sup>SUPELEC, university Paris 11, Electrical engineering laboratory of Paris, France #### Article Info ## Article history: Received Apr 16, 2012 Revised Jun 6, 2012 Accepted Jun 13, 2012 #### Keyword: Power converters Optimization Multi-objective design Multi-physics constraints #### ABSTRACT The current paper deals with a multi-objective design approach of power converters applied to a DC-DC buck structure. This approach consists on optimizing a preselected power architecture by minimizing a multi-objective function (volume and time response) under multi-physic constraints (efficiency, thermal, electromagnetic compatibility and control). This multi-objective optimization allows evaluating the impact of the control aspect on the converter design by considering the control criteria with the same importance as the conventional constraints. The obtained results confirm the influence of the control on the converter design parameters. They help the designer to choose suitable operating points depending on the desired performances in terms of volume and time response while respecting efficiency, junction temperatures and electromagnetic compatibility constraints. Copyright © 2012 Institute of Advanced Engineering and Science. All rights reserved. ## Corresponding Author: #### Cherif Larouci, ESTACA engineering school, Control and system laboratory, 34 rue Victor Hugo, 92300 Levallois-Perret, France. Email: Cherif.larouci@estaca.fr #### 1. INTRODUCTION In near future, power converters will be largely used in automotive domain. A good integration of these converters within vehicles needs to take into account multi-physic constraints during their design (thermal, efficiency, volume, cost, electromagnetic compatibility (EMC) ...). In this way, research activities have been devoted to design power converters using different approaches [1]-[9]. Most of these studies are focused on the design of defined converter architecture thanks to the designer experience. Moreover, the controller parameters calculation is carried out after the converter design so that the control aspect is decoupled from the other constraints. Furthermore, some works have been interested to the space placement of power components to cheek thermal and electromagnetic compatibility (EMC) but just before the converter prototyping [10], [11]. In order to help the designer to select appropriate architecture and technologies and to remove risks on the 3D converter components placement early during the development phases of static converters, a dedicated pre-sizing approach carried out in three levels was developed [12]. The first level helps the designer to select easily an architecture and appropriate component technologies from specifications. Moreover, it allows estimating a major criterion (volume in our case) according to the selected technologies. The architecture choice is determined by an automated procedure according to specifications. At the end of this first level, the designer can carry out a quick analysis about the feasibility of the application, refine the proposed choices or modify specifications. In the second level, a mono-objective optimization under multi-physic constraints is carried out by considering the architecture and the component technologies selected in the first level. At the end of this level, optimized parameters allowing minimizing the objective function and respecting the imposed constraints are determined. The third level consists on optimizing the space placement of the selected power components on a heat sink in order to remove the risk on the 3D integration of these components under thermal constraint (semiconductors junction temperature). This step is based on a coupling between an optimization environment (Matlab/SimulinkTM) and a finite element simulation environment (ComsolTM multi-physics). At the end of this level the optimized placement of the converter components is determined and the heat sink volume and the semiconductors junction temperatures are determined with high accuracy. In this current paper we propose to focus on the second level to improve the optimization procedure and to explore the influence of the control aspect on a conventional design. In this context, a multi-objective optimization approach is proposed considering the control constraint with the same importance as habitual design aspects (volume, thermal, efficiency, EMC). Preselected converter architecture and considered specifications are first presented. Then, analytical models are developed to take into account electrical, efficiency, thermal, EMC, control and volume constraints. Finally, the main results of the proposed approach are presented and the impact of the control aspect is discussed. #### 2. RESEARCH METHOD To illustrate the proposed approach, a DC-DC buck converter with input filter is preselected as a support of study (Figure 1). Figure 1. DC-DC Buck converter with an EMC input filter The main considered specifications are the following: - DC input network voltage: 42VDC output network voltage: 14V - Output power: 1kW - Thermal constraint: junction temperature ≤ 130°C - Overall temperature 30°C - Efficiency constraint: ≥ 80% - Respect an EMC standard - Electrical constraints : input and output voltage and current ripples $\leq 10\%$ of the average values - Objectives to be minimized: the total volume and the converter time response In this design approach, a multi-objective optimization (volume and time response) under electrical, thermal, efficiency and EMC constraints is carried out. In order to perform this optimization, multi-physic models are developed to consider multi-physic constraints. Analytical modeling is adopted to carry out compromise between the computing time and the models accuracy [13], [14]. #### 2.1. Electrical constraints models Considered electrical constraints are input and output capacitors voltage ripples and input and output inductors current ripples. The calculation of these ripples depends on the converter architecture. In the case of a DC-DC buck converter (Figure 1) they can be calculated as follows [12]: • Output $(\Delta V_C)$ and input $(\Delta V_{Cf})$ capacitors voltage ripples: $$\Delta V_{C} = \frac{\alpha \cdot (1 - \alpha) \cdot U_{e}}{8 \cdot L \cdot C \cdot F_{s}^{2}} \tag{1}$$ $$\Delta V_{C_f} = \frac{I_o \cdot \alpha \cdot (1 - \alpha)}{C_f \cdot F_s} \tag{2}$$ • Output $(\Delta I_L)$ and input $(\Delta I_{Lf})$ inductors current ripples : $$\Delta I_{L} = \frac{\alpha \cdot (1 - \alpha) \cdot U_{e}}{L \cdot F_{s}}$$ (3) $$\Delta I_{L_f} = \frac{I_o \cdot \alpha \cdot (1 - \alpha)}{8 \cdot L_f \cdot C_f \cdot F_s^2} \tag{4}$$ Where: U<sub>e</sub>: the input voltage. $I_o$ : the mean value of the output current. $\alpha$ : the duty cycle. $F_s$ : the switching frequency. L and C: the buck inductance and capacitance. $L_f$ and $C_f$ : the inductance and the capacitance of the input filter. ## 2.2. Efficiency constraint models The efficiency model (5) considers the converter output power (Po) and the total losses dissipated in passive and active components (sum of capacitor, inductor and semi-conductor losses). $$efficiency = \frac{P_o}{P_o + \sum Losses}$$ (5) #### Capacitor losses: The losses (P<sub>c</sub>) in a capacitor can be calculated using the following simplified model: $$P_{c} = R_{c} \cdot I_{c \, rms}^{2} \tag{6}$$ Where R<sub>c</sub> is the equivalent series resistance and I<sub>crms</sub> the capacitor RMS current. ## Inductor losses: The losses in an inductor are due to copper and core losses. The core losses evaluation is based on a generalized Steinmetz core loss model (7) [14]. $$P_{core} = C_m \cdot F_s^x \cdot B^y \tag{7}$$ P<sub>core</sub> the core losses F<sub>s</sub> the operating switching frequency. B the operating flux density. $C_{m}$ , x and y are coefficients depending on the magnetic circuit material technology, the operating frequency range and the operating temperature. These coefficients are identified from manufacturer's data sheets at the operating temperature $100^{\circ}$ C. Moreover, to evaluate the copper losses the following model is used (8): $$P_{Copper} = R_L \cdot I_{Lrms}^{2} \tag{8}$$ $R_{\rm L}$ and ILrms are the inductor resistance and RMS current. Note that this model takes into account the skin effect by considering an 'ac' R<sub>L</sub> resistance [15]. #### Semi-conductor losses: Conduction and switching losses in a MOSFET and in a Schottky diode are calculated considering perfect current and voltage wiveformes as follows: $$MOSFET: P_{conduction(T_i)} = R_{son}(T_i) \cdot I_{srms}^{2}$$ (9) $$P_{switching} = \frac{1}{2} \cdot V_{s_{max}} \cdot I_{s_{max}} \cdot \left( T_{on} + T_{off} \right) \cdot F_s \tag{10}$$ $Rs_{on}$ is the switch dynamic resistance in the conduction state which depends on its junction temperature. $Is_{ms}$ , $Is_{max}$ and $Vs_{max}$ are, respectively, the RMS current, the maximum current and the maximum voltage applied to the switch. $T_{on}$ and $T_{off}$ are the switching times. Diode: $$P_{conduction(T_i)} = R_{d_{on}} \cdot I_{d_{rms}}^2 + V_d(T_i) \cdot I_{d_m}$$ (11) Rd<sub>on</sub> is the diode dynamic resistance. $V_d$ is the diode voltage drop which depends on the diode junction temperature. $\text{Id}_{\text{rms}}$ and $\text{Id}_{\text{m}}$ are the RMS and the mean diode currents. Note that the switching losses in the Schottky diode are obviously neglected. #### 2.3. Thermal constraint models The switch and diode junction temperatures $(T_{j\_S}$ and $T_{j\_D})$ can be estimated according to the modeling presented in Figure 2 considering a single heat sink. In this modeling, the switch and diode losses $(P_S \text{ and } P_D)$ are considered as heating sources and the thermal exchanges between a semiconductor junction and its base, between the base and the heat sink and between the heat sink and the environment are modeled by thermal resistances (junction-base: $Rth_{jb\_S}$ and $Rth_{jb\_D}$ , base-heat sink: $Rth_{br\_S}$ and $Rth_{br\_D}$ , heat sink-air: $Rth_{ra}$ ). Figure 2. Electrical equivalent circuit for electro-thermal modeling of switch, diode and heat sink Knowing the overall temperature Ta, the switch and diode junction temperatures are calculated from (12) and (13) respectively. $$T_{j,s} = T_a + \left(Rth_{jbs} + Rth_{brs}\right) \cdot P_{S(T_{js})} + Rth_{ra} \cdot \left[P_{S(T_{js})} + P_{D(T_{js})}\right] \tag{12}$$ $$T_{j_{D}} = T_{a} + \left(Rth_{jbD} + Rth_{brD}\right) \cdot P_{D(T_{js})} + Rth_{ra} \cdot \left[P_{S(T_{js})} + P_{D(T_{js})}\right]$$ (13) ## 2.4. EMC constraint model The EMC model is developed supposing that EMC disturbances can be decomposed into a differential mode and a common mode (Figure 3). From equivalent diagrams in each EMC mode, EMC disturbances can be analytically estimated [14], [16]. Figure 3. DM and CM EMC disturbances The main parameters of this EMC model are the switching frequency, the inductance and the capacitance of the input filter and the maximal voltage and current in semiconductors. The aim of the design process is to determine the optimization parameters values allowing respecting the considered constraints including the EMC one. ## 2.5. Control constraint model The considered control constraint is the converter stability. This constraint depends on the converter architecture and the adopted control law. In the case of a buck converter (Figure 1) with an output voltage regulation using a PI controller, a linear open loop transfer function around the operating point ( $\alpha_o$ , $V_{co}$ ) can be deduced (14). $$TF_{converter}(s) = \frac{V_c(s)}{\alpha(s)} = \frac{a_o}{b_o + b_1 \cdot s + b_2 \cdot s^2 + b_3 \cdot s^3 + b_4 \cdot s^4}$$ (14) Where: α: the duty cycle, $V_c$ : the output capacitor voltage (equals to the load voltage), s: the Laplace transform variable, $a_0,\,b_0,\,b_1,\,b_2,\,b_3,\,b_4$ : coefficients depending on the converter parameters: $$a_{o} = \frac{V_{bat}}{L_{f} \cdot C_{f} \cdot L \cdot C}$$ $$a_{o} = \frac{1}{L_{f} \cdot C_{f} \cdot L \cdot C}$$ $$b_{o} = \frac{1}{L_{f} \cdot C_{f} \cdot L \cdot C}$$ $$b_{1} = \frac{L_{f} \cdot \alpha_{o}^{2} + L}{R \cdot L_{f} \cdot C_{f} \cdot L \cdot C}$$ $$b_{2} = \frac{L_{f} \cdot C_{f} + L \cdot C + L_{f} \cdot C \cdot \alpha_{o}^{2}}{L_{f} \cdot C_{f} \cdot L \cdot C}$$ $$b_{3} = \frac{1}{R \cdot C}$$ $$b_{1} = 1$$ Because the presence of an EMC input filter, the stability is insured by constraining both the phase margin to be greater than or equals 45° and the real part of the closed loop poles to be strictly negative. ## 2.6. Multi-objective function model In our case, two objective functions will be minimized together using Pareto front technique [17], [18]. The first one is the total volume (sum of passive and active components volumes) and the second one is the converter time response (15): Knowing the controlled converter transfer function, the converter time response is calculated for each optimization point from the converter step response. The volume models of passive components (inductors and capacitors) and active components (heat sink) are detailed bellow. Capacitor volume: At a specific maximal voltage, the volume of a capacitor is given for the considered technologies (film, tantalum and electrolytic aluminum) as a function of the capacitance (16) and by taken into account the admissible RMS current in the capacitor (17). $$Vol_{C} = k_{1} \cdot C^{3} + k_{2} \cdot C^{2} + k_{3} \cdot C + k_{4}$$ $$l_{eff} = k_{5} \cdot C^{k_{6}}$$ (16) $$I_{eff} = k_5 \cdot C^{k_6} \tag{17}$$ The coefficients $k_i$ (i = 1 to 6) depend on the capacitor technology and the useful voltage applied to the capacitor. They are identified from a capacitor database for low voltage automotive applications (less or equal to 100V). Note that equation 16 represents the volume of an elementary capacitor. If parallel connections are needed, the whole corresponding volume is deduced by multiplying the elementary volume by the number of connections. Inductor volume: For the inductor, four technologies are considered (Ferrite, Iron powder, MPP and High Flux). The volume (VolL) of an inductor (L) can be estimated using the following model [14]: $$Vol_{L} = K_{V} \cdot \left(K_{B} \cdot \frac{L \cdot IL_{max} \cdot IL_{rms}}{B_{max} \cdot I}\right)^{\frac{3}{4}}$$ $$(18)$$ Where: ILmax and ILms: max and RMS inductor current depending on the converter parameters including the switching frequency. B<sub>max</sub> and J: peak flux density and current density. K<sub>V</sub>: geometrical coefficient which characterizes the shape of the magnetic circuit. K<sub>B</sub>: winding coefficient which is the ratio of the winding and the copper areas. Active component volume: The active components volume is considered as the volume of the associated heat sink. This heat sink volume (Volhs) can be estimated by the following model: $$Vol_{hs} = K_1 \cdot Rth_{hs}^{K_2} \cdot h \cdot e \tag{19}$$ Where: $K_1$ and $K_2$ coefficients depending on the heat sink shape. 'h' and 'e' the height and the thickness of the heat sink respectively. Rth<sub>bs</sub> the thermal resistance of the heat sink. These parameters are identified from manufacturer's datasheets. ## RESULTS AND ANALYSIS Remember that the aim is to optimize both the volume and the converter time response by respecting electrical, efficiency, thermal, EMC and stability constraints. These constraints have been introduced progressively. Figure 4 shows the obtained Pareto optimization results (between volume and time response) under the following conditions: - 1<sup>st</sup> case: only stability, electrical and efficiency constraints are considered, 2<sup>nd</sup> case: 1<sup>st</sup> case plus thermal constraint, 3<sup>rd</sup> case: 2<sup>nd</sup> case plus EMC constraint (all constraints are considered). Note that the optimization has been carried out using Matlab genetic algorithm [17]. According to this Figure, the time response reduction leads to an increased converter volume and conversely. Moreover, the progressive integration of constraints yields time response and volume performances degradation which results in a Pareto curves translations. In addition, for high time response values, the volume obtained in the third case tends toward the volume of the second case. It means that the time response is adjusted in this range with the controller parameters which doesn't affect the converter volume. However, for low time response values, the time response is adjusted by both the controller and the converter parameters which increase the total converter volume. Figure 5 shows the corresponding optimal switching frequency range variations according to the previous cases. Figure 5. Optimal switching frequency range variations according to the imposed constraints Figure 4. Pareto optimization results between volume and time response As expected, the corresponding optimal switching frequency range solution decreases by integrating more constraints. The obtained characteristics (Figures 4 and 5) show the direct impact of the control aspect on the converter design. They allow the designer to choose an operating point depending on the desired performances in terms of volume and time response. Note that if time response performance is more important than volume constraint, the designer will choose left side solutions regarding point 'P3' on Figure 4. Otherwise, he will choose right side solutions. Table 1 gives the main optimization results allowing to carryout compromise between the volume and the time response (point 'P3' on Figure 4 characterized by a volume of 0.73 liter and a time response of 2.5 ms). | | Table 1. N | Main optimization re | sults | |--|------------|----------------------|-------| |--|------------|----------------------|-------| | racie i. Main optimization results | | | | |---------------------------------------------------|------------------|--|--| | Input filter inductance L <sub>f</sub> (µH) | 73.6 | | | | Input filter capacitance C <sub>f</sub> (μF) | 296 | | | | Output inductance L (µH) | 89 | | | | Output capacitance C (µF) | 190 | | | | Switching frequency F <sub>s</sub> (kHz) | 22 | | | | Heat sink thermal resistance (°C/W) | 1.24 | | | | Proportional coefficient of the PI controller | $1.17 \ 10^{-4}$ | | | | Integral time constant of the PI controller (µs) | 5.92 | | | | Efficiency (%) | 80 | | | | Switch junction temperature T <sub>i S</sub> (°C) | 130 | | | | Diode junction temperature $T_{i,D}$ (°C) | 130 | | | | Maximal voltage ripple (%) | 5.68 | | | | Maximal current ripple (%) | 6.54 | | | Note that to carry out compromise between volume, efficiency and thermal constraints, the obtained optimal frequency is 22 kHz. In fact, higher frequencies induce important semiconductors losses which make it impossible to respect the thermal and efficiency constraints. Figure 6. EMC spectrum We can deduce that all constraints are respected. Note that the electrical constraint is largely respected (maximal ripple 6.54% compared to 10%) which means that this constraint is less important than the others constraints especially the EMC and thermal ones. ## 4. CONCLUSION A multi-objective design approach of DC-DC buck converter was presented in this paper. It allowed minimizing the total volume and the converter time response under control, electrical, thermal, efficiency and EMC constraints. It has been shown that the converter control aspect has a direct impact on the converter design and should be considered with the same importance as the conventional constraints (volume, thermal, efficiency, EMC) especially if good dynamic performances are desired. In future work, this control aspect will be considered in presence of some converter defaults (loss of voltage sensor information's for example). The aim will be the integration in the optimization approach of fault tolerant control architecture to insure uninterrupted operation. #### REFERENCES - [1] J.S.Glaser and J.M. Rivas, "A 500 W push-pull dc-dc power converter with a 30 MHz switching frequency", *Applied Power Electronics Conference and Exposition IEEE APEC'10*, pp. 654 661, 2010. - [2] A. Parayandeh, Chu Pang and A. Prodic, "Digitally Controlled Low-Power DC-DC Converter with Instantaneous On-Line Efficiency Optimization", *Applied Power Electronics Conference and Exposition IEEE APEC'09*, 15-19, pp. 159 163, 2009. - [3] A. Bratcu, I. Munteanu, S. Bacha, D. Picault, B. Raison, "Cascaded DC-DC Converter Photovoltaic Systems: Power Optimization Issues", *IEEE Trans. on Industrial Electronics*, Vol. 58, No. 2, pp. 403-411, 2011. - [4] I. Chowdhury, Ma. Dongsheng; "Design of Reconfigurable and Robust Integrated SC Power Converter for Self-Powered Energy-Efficient Devices", *IEEE Trans. on Industrial Electronics*, Vol. 56, No. 1, pp. 4018 4028 (2009). - [5] Reiter, T.; Polenov, D.; Probstle, H.; Herzog, H.-G.; "PWM Dead Time Optimization Method for Automotive Multiphase DC/DC-Converters", *IEEE Transactions on Power Electronics*, Vol. 25, No. 6, pp. 1604 – 1614, 2010. - [6] H.-L. Jou, K.-D. Wu, J.-C. Wu, C.-H. Li,1, M.-S. Huang; Hofsajer, I.W.; Novel power converter topology for three-phase four-wire hybrid power filter, *IET Pwr. Electr*, Vol. 1, No. 1, pp. 164 173, 2008. - [7] H. Helali, D.Bergogne, J.B.H.Slama, H.Morel, P.Bevilacqua, B.Allard, O.Brevet "Power converter's optimisation and design", *European Conference on Power Electronics and Applications*, 2005. - [8] S.Busquets-monge, G.Soremekun, E.Hefiz, C.Crebier, S.Ragon, D.Boroyevich, Z.Gurdal, M.Arpilliere, - D.K.Lindner, "Power converter design optimization", *IEEE Industry Applications Magazine*, Vol. 10, No. 1, pp. 32 38, 2004. - [9] C. Gezgin, B.S. Heck, R.M. Bass, "Simultaneous Design of Power Stage and Controller for Switching Power Supplies" *IEEE Transactions. on Power Electronics*, Vol. 12, No. 3, pp. 558-566, 1997. - [10] S Mandray, J.M Guichon, J.L Schanen, M Mermet, J.M Dienot "Electromagnetic considerations for designing double-sided power modules" *IEEE Transactions On Industry Applications*, Vol. 45 No. 2, pp. 871-879, 2009. - [11] Gerber, M.; Ferreira, J.A.; Seliger, N.; Hofsajer, I.W.; "Integral 3-D thermal, electrical and mechanical design of an automotive DC/DC converter", *IEEE Transactions on Power Electronics*, Vol. 20, Issue 3, pp. 566 575, 2005. - [12] K. Ejjabraoui, C. Larouci, P. Lefranc and C. Marchand, "Pre-sizing methodology of dc-dc converters using optimization under multi-physic constraints; Application to a buck converter," *IEEE Trans. on Industrial Electronics*; Vol.59, No.7, pp. 2781 2790, 2012. - [13] K. Ejjabraoui, C. Larouci, P. Lefranc and C. Marchand, "A new pre-sizing approach of dc-dc converters, application to a Boost converter for the automotive domain," *IEEE IECON'09*, Porto, Portugal, pp. 3803-3808, 2009. - [14] C. Larouci, M. Boukhnifer and A. Chaibet, "Design of Power Converters by Optimization Under Multi-physic Constraints; Application to a Two-Time Scales AC/DC-DC Converter," *IEEE Trans. on Industrial Electronics*, Vol. 57, No. 11, pp. 3746-3753, 2010. - [15] C. Larouci, J.P. Keradec, J.P. Ferrieux, L. Gerbaud, J. Roudet, "Copper losses of Flyback transformer: Search for analytical expressions", *IEEE Trans. on Magnetics*, Vol. 39, no. 3, part 1, pp. 1745 – 1748, 2003. - [16] A.R. Ruddle, "Electromagnetic modelling for EMC", CEM 2008, pp. 170 174, 2008. - [17] K.Deb, A.Pratab, S.Agrawal, and T.Meyarivan, "A fast elitist non-dominated sorting genetic algorithm for multi-objective optimization: Nsga-ii", *IEEE Trans. on Evolutionary Computation*, Vol.6, No. 2, pp. 182 197, 2002. - [18] J.Le Besnerais, V.Lanfranchi, M.Hecquet, and P.Brochet, "Multiobjective optimization of induction machines including mixed variables and noise minimization", *IEEE Trans. on Magnetics*, Vol. 44, No. 6, pp. 1102 – 1105, 2008. #### **BIOGRAPHIES OF AUTHORS** Cherif LAROUCI received a PhD in electrical engineering from the "Institut National Polytechnique de Grenoble", France, in 2002. He is currently a research professor with the Control and System laboratory of ESTACA engineering school, France. His research interests include modelling, optimization under constraints and design of power electronic applications for automotive, aeronautics, space and railway industries. Kamal Ejjabraoui received a PhD in Electrical Engineering from "University Paris-Sud 11", France, in December 2010. This PhD was prepared within ESTACA engineering school. His research include pre-sizing of DC-DC power converters for automotive industrie. Currently he is an engineer with Citeroïne-Peugeot (PSA), France. Pierre Lefranc received a PhD in electrical engineering from the "Institut National de Sciences Appliquées de Lyon", France, in 2005. Currently, he is an assistant professor in the Energy Department of SUPELEC E3S engineering school, France. His research interests include modelling, control design, optimization under constraints, design of power electronic applications, gate drive systems for high power IGBT. 266 ☐ ISSN: 2088-8694 Claude Marchand is graduated from the Ecole Normale Supérieure de Cachan and he received the phD degree from Université Paris VI in 1991. Since 1988 he is with the Laboratoire de Génie Electrique de Paris (LGEP). From 1994 to 2000, he was assistant professor at the Institut Universitaire de Technologie of Cachan (Université Paris-Sud). Since 2000 he is professor at the Université Paris-Sud. He is head of the LGEP research department "Modelling and Control of Electromagnetic Systems". His research interests are in eddy current non-destructive testing and in design and control of electrical actuators.